

International Journal of Electrical, Electronics and Computer Engineering **2**(2): 61-65(2013)

## Study and Analysis of Various Types of Full Adder's Scheme for 250nm CMOS Technology

Shalloo Yadav and Kavita Chauhan

\*Department of Electronics and Communication Engineering, SCET Palwal, (HR) \*Department of Electronics and Communication Engineering, NGFCET, Palwal, (HR)

(Received 15 July, 2013 Accepted 17 August, 2013)

*ABSTRACT*: A full adder is one of the most commonly used digital circuit component in any digital system design, over the years many improvements have been suggested to modify the architecture of a full adder. So far, the full adder of 10-T (transistors) architecture are considered as the most optimized design for performance and area. In this paper, 5 different types of 1 bit full adder namely 28T, 10T, 14T, Modified 14T and 12T adder is compared based on the basis of different parameters. The simulation has been carried out with properly defined simulation runs on a SPICE environment using a 0.25µm process. The results may be differing from those previously published, both for the more realistic simulations carried out and the more appropriate figure of merit used. The main objective is to find out Delay, Power and Power delay product (PDP) of different full adders' scheme and carry out the comparison.

Keywords: CMOS Circuit, VLSI, Full adder, SPICE, PDP.

### I. INTRODUCTION

With the continuously increasing IC complexity and number of transistors, circuit power consumption is growing as well. Technology trends show that circuit delay is scaling down by 30%, performance and transistor density are doubled approximately every two years, and the transistor's threshold voltage is reduced by almost 15% every generation [1]. All of these technology trends lead to higher and higher power consumption in circuits. Higher power consumptions raises IC temperature and directly affect battery life in portable devices as it causes more current to be withdrawn from the power supply. A higher temperature directly affects circuit operation and reliability, as a result complicated cooling and packaging techniques are required.

Full adders are fundamental units in various circuits, especially in circuits used for performing arithmetic operations such as compressors, comparators, parity checkers and so on. There are several issues related to the full adders. Some of them are, power consumption, performance, area, noise immunity and regularity and good driving ability. Several works have been done in order to decrease transistor count and consequently decrease power consumption and area [2, 5, 6, 8]. Some of them has threshold loss problem that cause non-full swing outputs, low speed and low noise immunity [3]. However, usually they have less power consumption in comparison to full adders with full swing outputs. Not full swing full adders are useful in building up larger circuits as multiple bit input adders and multipliers. With the

increasing demand for battery-operated portable applications such as cell phones, PDAs and laptop computers, as well as low-intensity applications such as distributed sensor networks, the need for power sensitive design has grown significantly.

It has been shown that reducing the supply voltage is the most direct means of reducing dissipated power [4, 6], and operating CMOS devices in the sub threshold region is considered to be the most energy-efficient solution for low-performance applications [5]. These papers have investigated different approaches for realizing adders using CMOS technology; each has its own pros and cons. To summarize, some performance criteria are considered in the design and evaluation of adder cells. After introducing a novel design methodology, a high-speed CMOS 1-bit adder cells is presented .The paper is organized as follows: Section II explores power consumption in digital CMOS, Section III explores conventional CMOS design style, 10T SERF adder,14T full adder, modified 14T full adder,12T full adder. Section IV shows the simulation results in a 0.25-µm standard CMOS process technology, and finally some conclusions are given.

## **II. POWER CONSUMPTION IN DIGITAL CMOS**

The average power dissipated in a generic digital CMOS gate is given by [4-5]:

$$\mathbf{P}avg = P_{dynamic} + P_{short-circuit} + P_{static}$$

$$= V_{dd} \cdot F_{clk} \cdot \Sigma (Vi_{swing} \cdot Ci_{load} \cdot i)$$

$$+ \sum V_{dd}. Ii_{sc} + V_{dd}.I_{l} \qquad \dots (1)$$

Where  $f_{clk}$  denotes the system clock frequency, Vi swing is the voltage swing at node *i* (ideally equal to  $V_{DD}$ ),  $C_i$  load is the load capacitance at node *i*,  $_i$  is the activity factor at node *i*, and  $I_i$  sc and  $I_l$  are the short circuit and leakage currents, respectively.

When operating CMOS devices in the subthreshold region, the power supply voltage is kept lower than the absolute of the devices' threshold voltage. This ensures that the transistor channel is never fully inverted, but is operated in weak or moderate inversion while the transistor is in its 'on' state. According to [8], subthreshold logic gates have a near ideal voltage transfer characteristic, due to the exponential I-V relationship. We model the I-V relationship of the saturated device in weak inversion through the EKV model [9]:

Isub=I<sub>s</sub>
$$\left[e \frac{Vg - Vto - nVs}{nUt}\right]$$
 Vds>4.Ut ...(2)

Where  $I_S$  is the specific current defined by the model:

Is = 2 
$$_{n}(p) . C_{ox}.W/L.Ut^{2}$$
 ...(3)

Note that all potentials are referred to the local substrate.  $U_t$  is the thermal voltage,  $_n(p)$  is the carrier mobility for n or p channel devices,  $C_{ox}$  is the oxide capacitance, and W and L are the effective width and length of the channel.

## **III. CMOS DESIGN STYLE**

#### A. Conventional CMOS Style

A basic cell in digital computing systems is the 1-bit full adder which has three 1-bit inputs (A, B and  $C_{in}$ ) and two 1-bit outputs (*sum* and *carry*). The relations between the inputs and the outputs are expressed as:

| Sum = (a XOR b) XOR c      | (4) |
|----------------------------|-----|
| Carry = a. b + c (a XOR b) | (5) |

The above Boolean expressions may be rearranged as: Sum c(a + b + c) + a.b.c ...(6) Carry = a.b + (a + b)

In the 1-bit conventional CMOS full adder cell is shown in Fig. 1. The 1-bit full adder cell has 28 transistors.

#### B. 10T SERF adder

As an initial step toward designing low power arithmetic circuit modules Static Energy Recovery Full adder (SERF) cell module [8] illustrated in Fig. 2. The cell uses only 10 transistors and it does not need inverted inputs.



Fig. 1. Schematic circuit of 28T full adder.

The design was inspired by the XNOR gate full adder design. In non-energy recovery design the charge applied to the load capacitance during logic level high is drained to ground during the logic level low. It should be noted that the new SERF adder has no direct path to the ground. The elimination of a path to the ground reduces power consumption, removing the  $P_{sc}$  variable (product of  $I_{sc}$  and voltage) from the total power equation.



Fig. 2. Schematic diagram of 10T SERF adder.

#### C. 14T full adder

As the name implies, uses 14 Transistors [7] to realize the adder function (Fig. 3). The 14T full adder cell, like the transmission function full adder cell, implements the complementary pass logic to drive the load. Though SERF adder [4] consumes less power it suffers from threshold loss problem as both sum and carry are generated from pass transistor logic so need for the 14T to improve threshold loss problem.



Fig. 3. schematic diagram of 14T full adder.

## D. Modified 14T 1-bit full adder

The new improved 14T adder cell requires only 14 transistors to realize the adder function shown in Fig. 4. It produces the better result in threshold loss, speed and power by sacrificing four extra transistors per adder cell.



Fig. 4. Schematic diagram of modified 14T full adder.

Even though the transistor count increases by four per adder cell, it reduces the threshold loss problem, which exists in the SERF by inserting the inverter between XOR Gate outputs to form XNOR gate

In the modified 14T adder has a four transistor xor structure, a four transistor XNOR structure and an inverter. Figure.4 shows the XOR and XNOR structures used in modified 14T adder. The first XOR structure gives a good logic '0' as it has a ground and the XNOR structure gives a good logic '1' as it has a VDD. The circuit diagram of modified 14T full adder is shown in Figure. The sum and carry are generated as per the equations given below.

| $sum = (A \Theta B) C + (A \oplus B) C$   | (7) |
|-------------------------------------------|-----|
| $carry = (A \oplus B) C + (A \Theta B) A$ | (8) |

The sum output logic is pass transistor logic and while the carry output is transmission gate logic. The difference in the full adder structure of the existing 14T Full adder and modified structure [7] is the implementation of the sum equation, which results in the better performance of modified 14T full adder.

#### E. 12T full adder

A full adder is one of the most commonly used digit circuit component, many improvements have been made to refine the architecture of a full adder. So far, the full adders of 10-T (transistors) architecture are considered as the most balanced design regarding performance and area. However, the era of deep submicron CMOS process has come which makes the traditional 10-T designs no applicable in the mentioned CMOS process, the 12-T full adder is better than the some prior designs which makes it a better alternative In order to generate correct outputs, 3 steps are adopted. They are:

1) Provide full swing MID signal: We have add an inverting buffer at the output of the XOR block. This will generate a full swing MID signal.

2) Modify SUM block: Since the improper MID signals are now inverted, the SUM blocks are modified accordingly to generate correct SUM outputs.

3) Modify C<sub>out</sub> block: The COUT blocks are also modified to generate correct COUT output.

The refined full adders are shown in Fig.5. With 2 extra transistors as well as the improvements above, we manage to provide correct outputs in TSMC 0.25  $\mu$ m



Fig. 5. Systematic diagram of 12T full adder.

#### **IV. SIMULATION RESULTS**

Reduction of power consumption makes a device more reliable. The need for devices that consume a minimum amount of power was a major driving force behind the development of CMOS technologies.



Fig. 6. Simulation results of different full adder scheme.

As a result, CMOS devices are best known for low power consumption. Hence there is a simulation of different full adder scheme. The simulation is done on the 250nm technology. After simulation the main parameters that have calculated is Power, Delay and the power delay Product (PDP).

Each one-bit full adder has been analyzed in terms of propagation delay, average power dissipation and their product. The propagation delay has been measured as the time interval between the time the input signal takes to reach 50% of its logic swing and the time the output takes to reach the same value (for the case of differential input and output, we considered the worst value among the outputs and its complemented value). The power dissipation has been evaluated by averaging the power flowing into the full adder.

The comparison of different full adder for various parameter like Delay, Power and Power delay product is in the Table 1.

| Table 1. |  |
|----------|--|
|----------|--|

| S.<br>No | Adder           | Delay               | Power                                         | Power<br>delay<br>product<br>(PDP) |
|----------|-----------------|---------------------|-----------------------------------------------|------------------------------------|
| 1        | 28T             | 1.5e <sup>-10</sup> | $8.07e^{-05}$ watts                           | $1.26 e^{-14}$                     |
| 2        | SERF<br>adder   | 6.5e <sup>-11</sup> | 2.984003e <sup>-</sup><br><sup>05</sup> watts | 1.93e <sup>-15</sup>               |
| 3        | 14T             | 5.9e <sup>-10</sup> | 2.094908e <sup>-</sup><br><sup>05</sup> watts | 1.23e <sup>-15</sup>               |
| 4        | Modified<br>14T | $8.^{01}e^{-10}$    | 3.44e <sup>-05</sup><br>Watts                 | $2.7e^{-14}$                       |
| 5        | 12T             | 3.8e <sup>-10</sup> | 3.598687e <sup>-</sup><br><sup>05</sup> Watts | 1.3e <sup>-14</sup>                |



#### POWER



## V. CONCLUSION

In this paper different full adder circuits are compared to calculate the various parameters like power consumption, delay and power delay product. According to simulations results, the power consumption is minimum in case of SERF adder. The delay is less in 28T but the problem is of power consumption, so it can be used where there is need of high speed and the power consumptions is secondary matter. In case of modified 14T the output is

Much better than the 14T. The 12T full adder also having some better results as the swing in the circuit is reduced. The results also show that many of then can be suitable for ultra low power applications.

# Yadav and Chauhan

REFERENCES

16.2005.

[1]. M. W. Elgharbawy, M. A. Bayoumi, "Leakge Sources and Possible Solutions in Nanometer CMOS Technology," IEEE circuit and system magazine, pp. 6-

[2]. H. T. Bui, Y. Wang, and Y. Jiang, "Design and Analysis of 10- Transistor Full Adders Using XOR-XNOR Gates," IEEE Trans. Circuits and Syst. II, Analog Digit. Signal Process., Vol. 49, no. 1, pp. 25-30, Jan. 2002.

[3]. A. P. Chandrakasan, S. Sheng, W. rcdersen, "Low-Power CMOS Digital Design," *IEEE JSSC*, vol. **27**, No. 4, April 1992.

[4]. Farshad Moradi1, Dag.T. Wisland1, Hamid Mahmoodi "Ultra Low Power Full Adder Topologies" *IEEE Trans. circuits pp.* 231-238, 2009

[5]. R. Shalem, E. John, and L. K. John, "A Novel Low-Power Energy Recovery Full Adder Cell," in Proc. of GLSVLSI, pp. 380-383, 1999.

[6]. K. Navi, M. Maeen, V. Foroutan, S. Timarchi, and O. Kavei, "A Novel Low Power Full-Adder Cell for Low Voltage," Integration the VLSI Journal, 2009.

[7]. S. Veeramachaneni, M. B. Sirinivas, "New Improved 1-Bit Full Adder Cells," CCECE/CGEI, Canada, 2008.

[8]. K. Navi,V. Foroutan, M. Rahimi Azghadi, M. Maeen, M.Ebrahimpour M. Kaveh,O. Kavehei "A novel low-power full-adder cell with new technique in designing logical gates based on static CMOS inverter", Microelectronics Journal, Vol 40, Issue 10, Pages 1441-1448,October 2009,

[9]. Enz, Christian C., Vittoz, Eric A, "Charge Based MOS Transistor Modeling: The EKV Model for Low-Power and RF" IC Design, Wiley, 2008.

[10]. R. Shalem, E. John and L.K. John, "A novel low power energy recovery full adder cell", *Proc. of the IEEE Great Lakes Symposium of VLSI*, pp. 380-383, Feb.1999.